diff --git a/tests/fpgadataflow/test_fpgadataflow_ip_stitch.py b/tests/fpgadataflow/test_fpgadataflow_ip_stitch.py index 89b01e4f2c9b80bbed6e0285be8756c65f11cb7c..5d238a496944987132317a3fa04ed7412c3e8afb 100644 --- a/tests/fpgadataflow/test_fpgadataflow_ip_stitch.py +++ b/tests/fpgadataflow/test_fpgadataflow_ip_stitch.py @@ -246,6 +246,23 @@ def test_fpgadataflow_ipstitch_rtlsim(): "out_r_0_tlast", "out_r_0_tready", "out_r_0_tvalid", + "s_axi_control_0_araddr", + "s_axi_control_0_arready", + "s_axi_control_0_arvalid", + "s_axi_control_0_awaddr", + "s_axi_control_0_awready", + "s_axi_control_0_awvalid", + "s_axi_control_0_bready", + "s_axi_control_0_bresp", + "s_axi_control_0_bvalid", + "s_axi_control_0_rdata", + "s_axi_control_0_rready", + "s_axi_control_0_rresp", + "s_axi_control_0_rvalid", + "s_axi_control_0_wdata", + "s_axi_control_0_wready", + "s_axi_control_0_wstrb", + "s_axi_control_0_wvalid", ] assert dir(sim.io) == exp_io model.set_metadata_prop("exec_mode", "rtlsim")